Design and Implementation of Pipelined Floating Point Multiplier using Wallace Algorithm

Shilpa Ambiger, Sanjay Eligar.1

1

Publication Date: 2019/01/19

Abstract: A digital circuit in which the changes in the state of the memory elements are synchronized to a clock (single-phase) signal is known as Synchronous Network. The optimization of the network is an important factor to reduce the overall manufacturing cost and increase productivity. The network parameters such as speed, area, power could be optimized. Lower power consumption and lesser area are some of the very important factors to be consider in the fabrication of DSP systems as well as good performance systems. Multipliers have comprehensive importance in both digital signal processors and microprocessors. So design of such high speed multiplier is very essential. Optimizing the speed as well as area of any multiplier is a prime design issue. Many methods are available to speed up a multiplier. This work incorporates with floating point pipeline technique for improving multiplier’s performance.

Keywords: Wallace algorithm; floating point; multiplication; sparten 3; ISE 14.2; verilog.

DOI: No DOI Available

PDF: https://ijirst.demo4.arinfotech.co/https://ijisrt.com/wp-content/uploads/2018/09/Design-and-Implementation-of-Pipelined-Floating-Point-Multiplier-using-Wallace-Algorithm.pdf

REFERENCES

No References Available